## HW5.4. Common SDS Pitfalls

Feel free to check out the guide that we have prepared to help you in this problem.

As a reminder for the following questions, a circuit must fulfill the following conditions in order to exhibit consistently correct behavior:

$$t_{
m clk-to-q} + t_{
m shortest-combinational-path} \geq t_{
m hold}$$
 
$$t_{
m clk-to-q} + t_{
m longest-combinational-path} + t_{
m setup} \leq t_{
m clk-period}$$

Also, once you have correctly answered the following questions, spend some time reading the provided explanations to understand the common misconceptions and why they are wrong.

Which of the following statements are true?

- The digital circuit can still work reliably even if the hold time requirement is not satisfied.
- $\Box$  (b) We can increase the operating clock frequency of the system if we can make the maximum logic delay smaller.
- ☐ (c) Increasing the clock period always solves setup time violations.
- $\Box$  (d) Setup time is the time needed for the input to be stable before the positive edge of the clock.
- $\Box$  (e) The clk-to-q delay of the flipflop changes by changing the clock period.
- (f) Keeping everything else constant, increasing combinational logic complexity (hence, increasing the delay) can make the entire system fail to work properly.
- $\Box$  (g) Hold time is the delay of the flipflop after the positive edge of the clock.
- $\Box$  (h) Increasing the clock period can solve hold time violations.

Select all possible options that apply.

Suppose we have the following digital circuit:



Assume the following:

You can safely ignore inputs A and B, and output C for this problem.

You can ignore the R and WE ports in the flipflops. Those are not relevant to this problem.

The delays of the AND gates (x, y, z) are identical.

The delay of the NOT gate is the same as the AND gate delay.

All flipflops are connected to the same clock.

All flipflops are identical to each other (i.e. they have the same clock-to-q delays, setup times, and hold times).

Select <u>all valid inequalities</u> that can be used if we want to calculate for the minimum clock period for the system.



You want to consider the longest combinational path delay to get the minimum clock period.

Hint: Try tracing out the path that is being described by the delay summation and see if those paths makes sense.

- $\Box$  (a)  $t_{
  m clk-to-q} + t_{
  m NOT} + t_{
  m AND-y} + t_{
  m setup} \leq t_{
  m clk-period}$
- $\square$  (b)  $t_{
  m clk-to-q} + t_{
  m AND-x} + t_{
  m clk-to-q} + t_{
  m NOT} + t_{
  m AND-y} + t_{
  m clk-to-q} + t_{
  m AND-z} + t_{
  m setup} \leq t_{
  m clk-period}$
- $\Box$  (c)  $t_{
  m clk-to-q} + t_{
  m AND-y} + t_{
  m setup} \leq t_{
  m clk-period}$
- $\Box$  (d)  $t_{
  m clk-to-q} + t_{
  m NOT} + t_{
  m AND-x} + t_{
  m setup} \leq t_{
  m clk-period}$
- $\Box$  (e)  $t_{
  m clk-to-q} + t_{
  m NOT} + t_{
  m AND-z} + t_{
  m setup} \le t_{
  m clk-period}$
- $\Box$  (f)  $t_{
  m clk-to-q} + t_{
  m AND-z} + t_{
  m setup} \leq t_{
  m clk-period}$
- $\square$  (g)  $t_{
  m clk-to-q} + t_{
  m AND-x} + t_{
  m NOT} + t_{
  m AND-y} + t_{
  m AND-z} + t_{
  m setup} \le t_{
  m clk-period}$
- $\Box$  (h)  $t_{
  m clk-to-q} + t_{
  m AND-x} + t_{
  m setup} \leq t_{
  m clk-period}$
- $\square$  (i)  $t_{
  m clk-to-q} + t_{
  m AND-x} + t_{
  m setup} + t_{
  m clk-to-q} + t_{
  m NOT} + t_{
  m AND-y} + t_{
  m setup} + t_{
  m clk-to-q} + t_{
  m AND-z} + t_{
  m setup} \leq t_{
  m clk-period}$

Select all possible options that apply. ?

Save & Grade 20 attempts left

Save only

Additional attempts available with new variants 3